Freescale Semiconductor /MKV11Z7 /SIM /SOPT7

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SOPT7

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (0000)ADC0TRGSEL 0 (0)ADC0PRETRGSEL 0 (00)ADC0ALTTRGEN 0 (0000)ADC1TRGSEL 0 (0)ADC1PRETRGSEL 0 (00)ADC1ALTTRGEN 0 (00)ADC0ALTCLKSRC 0 (00)ADC1ALTCLKSRC

ADC1ALTTRGEN=00, ADC1PRETRGSEL=0, ADC1TRGSEL=0000, ADC1ALTCLKSRC=00, ADC0PRETRGSEL=0, ADC0TRGSEL=0000, ADC0ALTTRGEN=00, ADC0ALTCLKSRC=00

Description

System Options Register 7

Fields

ADC0TRGSEL

ADC0 Trigger Select

0 (0000): External trigger pin input (PDB_EXTRG0)

1 (0001): CMP0 output

2 (0010): CMP1 output

3 (0011): External trigger pin input (PDB_EXTRG1)

4 (0100): DMA channel 0 transfer last write complete

5 (0101): DMA channel 1 transfer last write complete

6 (0110): DMA channel 2 transfer last write complete

7 (0111): DMA channel 3 transfer last write complete

8 (1000): FTM0 intialtrig or external trig output

9 (1001): FTM1 intial trig or external trig output

10 (1010): FTM2 intial trig or external trig output

11 (1011): FTM3 intial trig or external trig output

12 (1100): FTM4 intial trig or external trig output

13 (1101): FTM5 intial trig or external trig output

14 (1110): LPTMR0 trigger

ADC0PRETRGSEL

ADC0 Pre-trigger Select

0 (0): Pre-trigger A for ADC0. Clearing this field will result in ADHWTSA=1 and ADHWTSB=0.

1 (1): Pre-trigger B for ADC0. Setting this bit will result in ADHWTSA=0 and ADHWTSB=1.

ADC0ALTTRGEN

Enable alternative conversion triggers for ADC0.

0 (00): PDB0 CH0 triggers ADC0

1 (01): PDB1 CH0 triggers ADC0

2 (10): Alt trigger source as per ADC0TRGSEL

3 (11): PDB0 CH0 OR PDB1 CH0 trigger ADC0

ADC1TRGSEL

ADC1 Trigger Select

0 (0000): External trigger pin input (PDB_EXTRG0)

1 (0001): CMP0 output

2 (0010): CMP1 output

3 (0011): External trigger pin input (PDB_EXTRG1)

4 (0100): DMA channel 0 transfer last write complete

5 (0101): DMA channel 1 transfer last write complete

6 (0110): DMA channel 2 transfer last write complete

7 (0111): DMA channel 3 transfer last write complete

8 (1000): FTM0 intialtrig or external trig output

9 (1001): FTM1 intial trig or external trig output

10 (1010): FTM2 intial trig or external trig output

11 (1011): FTM3 intial trig or external trig output

12 (1100): FTM4 intial trig or external trig output

13 (1101): FTM5 intial trig or external trig output

14 (1110): LPTMR0 trigger

ADC1PRETRGSEL

ADC1 Pre-trigger Select

0 (0): Pre-trigger A for ADC1. Clearing this field will result in ADHWTSA=1 and ADHWTSB=0.

1 (1): Pre-trigger B for ADC1. Setting this bit will result in ADHWTSA=0 and ADHWTSB=1.

ADC1ALTTRGEN

Enable alternative conversion triggers for ADC1.

0 (00): PDB0 CH1 triggers ADC1

1 (01): PDB1 CH1 triggers ADC1

2 (10): Alt trigger source ADC1TRGSEL

3 (11): PDB0 CH1 OR PDB1 CH1 trigger ADC1

ADC0ALTCLKSRC

ADC0 ALT Clock Source Select

0 (00): OUTDIV5 output

1 (01): MCGIRCLK

2 (10): OSCERCLK

ADC1ALTCLKSRC

ADC1 ALT Clock Source Select

0 (00): OUTDIV5 output

1 (01): MCGIRCLK

2 (10): OSCERCLK

Links

() ()